OSDN Git Service

Fix PRIV0 memory initialization (mm_init takes pages, not bytes), align fb
[android-x86/external-libdrm.git] / shared-core / i915_init.c
1 /*
2  * Copyright (c) 2007 Intel Corporation
3  *   Jesse Barnes <jesse.barnes@intel.com>
4  *
5  * Copyright © 2002, 2003 David Dawes <dawes@xfree86.org>
6  *                   2004 Sylvain Meyer
7  *
8  * GPL/BSD dual license
9  */
10 #include "drmP.h"
11 #include "drm.h"
12 #include "drm_sarea.h"
13 #include "i915_drm.h"
14 #include "i915_drv.h"
15
16 /**
17  * i915_probe_agp - get AGP bootup configuration
18  * @pdev: PCI device
19  * @aperture_size: returns AGP aperture configured size
20  * @preallocated_size: returns size of BIOS preallocated AGP space
21  *
22  * Since Intel integrated graphics are UMA, the BIOS has to set aside
23  * some RAM for the framebuffer at early boot.  This code figures out
24  * how much was set aside so we can use it for our own purposes.
25  */
26 int i915_probe_agp(struct pci_dev *pdev, unsigned long *aperture_size,
27                    unsigned long *preallocated_size)
28 {
29         struct pci_dev *bridge_dev;
30         u16 tmp = 0;
31         unsigned long overhead;
32
33         bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
34         if (!bridge_dev) {
35                 DRM_ERROR("bridge device not found\n");
36                 return -1;
37         }
38
39         /* Get the fb aperture size and "stolen" memory amount. */
40         pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
41         pci_dev_put(bridge_dev);
42
43         *aperture_size = 1024 * 1024;
44         *preallocated_size = 1024 * 1024;
45
46         switch (pdev->device) {
47         case PCI_DEVICE_ID_INTEL_82830_CGC:
48         case PCI_DEVICE_ID_INTEL_82845G_HB:
49         case PCI_DEVICE_ID_INTEL_82855GM_IG:
50         case PCI_DEVICE_ID_INTEL_82865_IG:
51                 if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
52                         *aperture_size *= 64;
53                 else
54                         *aperture_size *= 128;
55                 break;
56         default:
57                 /* 9xx supports large sizes, just look at the length */
58                 *aperture_size = pci_resource_len(pdev, 2);
59                 break;
60         }
61
62         /*
63          * Some of the preallocated space is taken by the GTT
64          * and popup.  GTT is 1K per MB of aperture size, and popup is 4K.
65          */
66         overhead = (*aperture_size / 1024) + 4096;
67         switch (tmp & INTEL_855_GMCH_GMS_MASK) {
68         case INTEL_855_GMCH_GMS_STOLEN_1M:
69                 break; /* 1M already */
70         case INTEL_855_GMCH_GMS_STOLEN_4M:
71                 *preallocated_size *= 4;
72                 break;
73         case INTEL_855_GMCH_GMS_STOLEN_8M:
74                 *preallocated_size *= 8;
75                 break;
76         case INTEL_855_GMCH_GMS_STOLEN_16M:
77                 *preallocated_size *= 16;
78                 break;
79         case INTEL_855_GMCH_GMS_STOLEN_32M:
80                 *preallocated_size *= 32;
81                 break;
82         case INTEL_915G_GMCH_GMS_STOLEN_48M:
83                 *preallocated_size *= 48;
84                 break;
85         case INTEL_915G_GMCH_GMS_STOLEN_64M:
86                 *preallocated_size *= 64;
87                 break;
88         case INTEL_855_GMCH_GMS_DISABLED:
89                 DRM_ERROR("video memory is disabled\n");
90                 return -1;
91         default:
92                 DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
93                         tmp & INTEL_855_GMCH_GMS_MASK);
94                 return -1;
95         }
96         *preallocated_size -= overhead;
97
98         return 0;
99 }
100
101 /**
102  * i915_driver_load - setup chip and create an initial config
103  * @dev: DRM device
104  * @flags: startup flags
105  *
106  * The driver load routine has to do several things:
107  *   - drive output discovery via intel_modeset_init()
108  *   - initialize the memory manager
109  *   - allocate initial config memory
110  *   - setup the DRM framebuffer with the allocated memory
111  */
112 int i915_driver_load(drm_device_t *dev, unsigned long flags)
113 {
114         drm_i915_private_t *dev_priv;
115         drm_i915_init_t init;
116         drm_buffer_object_t *entry;
117         drm_local_map_t *map;
118         struct drm_framebuffer *fb;
119         unsigned long agp_size, prealloc_size;
120         unsigned long sareapage;
121         int hsize, vsize, bytes_per_pixel, size, ret;
122
123         dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
124         if (dev_priv == NULL)
125                 return DRM_ERR(ENOMEM);
126
127         memset(dev_priv, 0, sizeof(drm_i915_private_t));
128         dev->dev_private = (void *)dev_priv;
129 //      dev_priv->flags = flags;
130
131         /* i915 has 4 more counters */
132         dev->counters += 4;
133         dev->types[6] = _DRM_STAT_IRQ;
134         dev->types[7] = _DRM_STAT_PRIMARY;
135         dev->types[8] = _DRM_STAT_SECONDARY;
136         dev->types[9] = _DRM_STAT_DMA;
137
138         if (IS_I9XX(dev)) {
139                 dev_priv->mmiobase = drm_get_resource_start(dev, 0);
140                 dev_priv->mmiolen = drm_get_resource_len(dev, 0);
141                 dev->mode_config.fb_base = dev_priv->baseaddr =
142                         drm_get_resource_start(dev, 2) & 0xff000000;
143         } else if (drm_get_resource_start(dev, 1)) {
144                 dev_priv->mmiobase = drm_get_resource_start(dev, 1);
145                 dev_priv->mmiolen = drm_get_resource_len(dev, 1);
146                 dev->mode_config.fb_base = dev_priv->baseaddr =
147                         drm_get_resource_start(dev, 0) & 0xff000000;
148         } else {
149                 DRM_ERROR("Unable to find MMIO registers\n");
150                 return -ENODEV;
151         }
152
153         ret = drm_addmap(dev, dev_priv->mmiobase, dev_priv->mmiolen,
154                          _DRM_REGISTERS, _DRM_READ_ONLY|_DRM_DRIVER, &dev_priv->mmio_map);
155         if (ret != 0) {
156                 DRM_ERROR("Cannot add mapping for MMIO registers\n");
157                 return ret;
158         }
159
160         /* prebuild the SAREA */
161         sareapage = max(SAREA_MAX, PAGE_SIZE);
162         ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
163                          &dev_priv->sarea);
164         if (ret) {
165                 DRM_ERROR("SAREA setup failed\n");
166                 return ret;
167         }
168
169         init_waitqueue_head(&dev->lock.lock_queue);
170
171         /* FIXME: assume sarea_priv is right after SAREA */
172         dev_priv->sarea_priv = dev_priv->sarea->handle + sizeof(drm_sarea_t);
173
174         /*
175          * Initialize the memory manager for local and AGP space
176          */
177         drm_bo_driver_init(dev);
178
179         i915_probe_agp(dev->pdev, &agp_size, &prealloc_size);
180         DRM_DEBUG("setting up %d bytes of PRIV0 space\n", prealloc_size);
181         drm_bo_init_mm(dev, DRM_BO_MEM_PRIV0, dev_priv->baseaddr,
182                        prealloc_size >> PAGE_SHIFT);
183
184         size = PRIMARY_RINGBUFFER_SIZE;
185         ret = drm_buffer_object_create(dev, size, drm_bo_type_kernel,
186                                        DRM_BO_FLAG_READ | DRM_BO_FLAG_WRITE |
187                                        DRM_BO_FLAG_MEM_PRIV0 |
188                                        DRM_BO_FLAG_NO_MOVE,
189                                        DRM_BO_HINT_DONT_FENCE, 0x1, 0,
190                                        &dev_priv->ring_buffer);
191         if (ret < 0) {
192                 DRM_ERROR("Unable to allocate ring buffer\n");
193                 return -EINVAL;
194         }
195
196         /* remap the buffer object properly */
197         dev_priv->ring.Start = dev_priv->ring_buffer->offset + dev_priv->baseaddr;
198         dev_priv->ring.End = dev_priv->ring.Start + size;
199         dev_priv->ring.Size = size;
200         dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
201
202
203         ret = drm_mem_reg_ioremap(dev, &dev_priv->ring_buffer->mem,
204                                   &dev_priv->ring.virtual_start);
205         if (ret)
206                 DRM_ERROR("error mapping ring buffer: %d\n", ret);
207
208         DRM_DEBUG("ring start %08X, %08X, %08X\n", dev_priv->ring.Start, dev_priv->ring.virtual_start, dev_priv->ring.Size);
209         I915_WRITE(LP_RING + RING_HEAD, 0);
210         I915_WRITE(LP_RING + RING_TAIL, 0);
211         I915_WRITE(LP_RING + RING_START, dev_priv->ring.Start);
212         I915_WRITE(LP_RING + RING_LEN, ((dev_priv->ring.Size - 4096) & RING_NR_PAGES) |
213                    (RING_NO_REPORT | RING_VALID));
214
215         dev_priv->sarea_priv->pf_current_page = 0;
216
217         /* We are using separate values as placeholders for mechanisms for
218          * private backbuffer/depthbuffer usage.
219          */
220         dev_priv->use_mi_batchbuffer_start = 0;
221
222         /* Allow hardware batchbuffers unless told otherwise.
223          */
224         dev_priv->allow_batchbuffer = 1;
225
226         /* Program Hardware Status Page */
227         dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 
228             0xffffffff);
229
230         if (!dev_priv->status_page_dmah) {
231                 dev->dev_private = (void *)dev_priv;
232                 i915_dma_cleanup(dev);
233                 DRM_ERROR("Can not allocate hardware status page\n");
234                 return DRM_ERR(ENOMEM);
235         }
236         dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
237         dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
238         
239         memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
240         DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
241
242         I915_WRITE(0x02080, dev_priv->dma_status_page);
243         DRM_DEBUG("Enabled hardware status page\n");
244
245 #if 1
246         /* Allocate scanout buffer and command ring */
247         /* FIXME: types and other args correct? */
248         hsize = 1280;
249         vsize = 800;
250         bytes_per_pixel = 4;
251         size = hsize * vsize * bytes_per_pixel;
252         drm_buffer_object_create(dev, size, drm_bo_type_kernel,
253                                  DRM_BO_FLAG_READ | DRM_BO_FLAG_WRITE |
254                                  DRM_BO_FLAG_MEM_PRIV0 | DRM_BO_FLAG_NO_MOVE,
255                                  0, 0, 0,
256                                  &entry);
257 #endif
258         intel_modeset_init(dev);
259
260 #if 1
261         fb = drm_framebuffer_create(dev);
262         if (!fb) {
263                 DRM_ERROR("failed to allocate fb\n");
264                 return -EINVAL;
265         }
266
267         fb->width = hsize;
268         fb->height = vsize;
269         fb->pitch = hsize;
270         fb->bits_per_pixel = bytes_per_pixel * 8;
271         fb->depth = bytes_per_pixel * 8;
272         fb->offset = entry->offset;
273         fb->bo = entry;
274
275         drm_initial_config(dev, fb, false);
276         drmfb_probe(dev, fb);
277 #endif
278         return 0;
279 }
280
281 int i915_driver_unload(drm_device_t *dev)
282 {
283         drm_i915_private_t *dev_priv = dev->dev_private;
284         struct drm_framebuffer *fb;
285
286         if (dev_priv->status_page_dmah) {
287                 drm_pci_free(dev, dev_priv->status_page_dmah);
288                 dev_priv->status_page_dmah = NULL;
289                 dev_priv->hw_status_page = NULL;
290                 dev_priv->dma_status_page = 0;
291                 /* Need to rewrite hardware status page */
292                 I915_WRITE(0x02080, 0x1ffff000);
293         }
294
295         I915_WRITE(LP_RING + RING_LEN, 0);
296
297         iounmap(dev_priv->ring.virtual_start);
298
299         drm_bo_driver_finish(dev);
300
301         intel_modeset_cleanup(dev);
302         DRM_DEBUG("%p, %p\n", dev_priv->mmio_map, dev_priv->sarea);
303         drm_rmmap(dev, dev_priv->mmio_map);
304         drm_rmmap(dev, dev_priv->sarea);
305
306         drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
307
308         dev->dev_private = NULL;
309         return 0;
310 }
311
312 void i915_driver_lastclose(drm_device_t * dev)
313 {
314         drm_i915_private_t *dev_priv = dev->dev_private;
315         
316         i915_mem_takedown(&(dev_priv->agp_heap));
317
318         i915_dma_cleanup(dev);
319
320 }
321
322 void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
323 {
324         drm_i915_private_t *dev_priv = dev->dev_private;
325         i915_mem_release(dev, filp, dev_priv->agp_heap);
326 }
327