OSDN Git Service

FreeBSD warnings cleanup.
[android-x86/external-libdrm.git] / shared-core / radeon_irq.c
1 /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*- */
2 /*
3  * Copyright (C) The Weather Channel, Inc.  2002.  All Rights Reserved.
4  *
5  * The Weather Channel (TM) funded Tungsten Graphics to develop the
6  * initial release of the Radeon 8500 driver under the XFree86 license.
7  * This notice must be preserved.
8  *
9  * Permission is hereby granted, free of charge, to any person obtaining a
10  * copy of this software and associated documentation files (the "Software"),
11  * to deal in the Software without restriction, including without limitation
12  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13  * and/or sell copies of the Software, and to permit persons to whom the
14  * Software is furnished to do so, subject to the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the next
17  * paragraph) shall be included in all copies or substantial portions of the
18  * Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
23  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26  * DEALINGS IN THE SOFTWARE.
27  *
28  * Authors:
29  *    Keith Whitwell <keith@tungstengraphics.com>
30  *    Michel D�zer <michel@daenzer.net>
31  */
32
33 #include "drmP.h"
34 #include "drm.h"
35 #include "radeon_drm.h"
36 #include "radeon_drv.h"
37
38 static __inline__ u32 radeon_acknowledge_irqs(drm_radeon_private_t * dev_priv,
39                                               u32 mask)
40 {
41         u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS) & mask;
42         if (irqs)
43                 RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
44         return irqs;
45 }
46
47 /* Interrupts - Used for device synchronization and flushing in the
48  * following circumstances:
49  *
50  * - Exclusive FB access with hw idle:
51  *    - Wait for GUI Idle (?) interrupt, then do normal flush.
52  *
53  * - Frame throttling, NV_fence:
54  *    - Drop marker irq's into command stream ahead of time.
55  *    - Wait on irq's with lock *not held*
56  *    - Check each for termination condition
57  *
58  * - Internally in cp_getbuffer, etc:
59  *    - as above, but wait with lock held???
60  *
61  * NOTE: These functions are misleadingly named -- the irq's aren't
62  * tied to dma at all, this is just a hangover from dri prehistory.
63  */
64
65 irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS)
66 {
67         struct drm_device *dev = (struct drm_device *) arg;
68         drm_radeon_private_t *dev_priv =
69             (drm_radeon_private_t *) dev->dev_private;
70         u32 stat;
71
72         /* Only consider the bits we're interested in - others could be used
73          * outside the DRM
74          */
75         stat = radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
76                                                   RADEON_CRTC_VBLANK_STAT |
77                                                   RADEON_CRTC2_VBLANK_STAT));
78         if (!stat)
79                 return IRQ_NONE;
80
81         stat &= dev_priv->irq_enable_reg;
82
83         /* SW interrupt */
84         if (stat & RADEON_SW_INT_TEST) {
85                 DRM_WAKEUP(&dev_priv->swi_queue);
86         }
87
88         /* VBLANK interrupt */
89         if (stat & (RADEON_CRTC_VBLANK_STAT|RADEON_CRTC2_VBLANK_STAT)) {
90                 int vblank_crtc = dev_priv->vblank_crtc;
91
92                 if ((vblank_crtc &
93                      (DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) ==
94                     (DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
95                         if (stat & RADEON_CRTC_VBLANK_STAT)
96                                 atomic_inc(&dev->vbl_received);
97                         if (stat & RADEON_CRTC2_VBLANK_STAT)
98                                 atomic_inc(&dev->vbl_received2);
99                 } else if (((stat & RADEON_CRTC_VBLANK_STAT) &&
100                            (vblank_crtc & DRM_RADEON_VBLANK_CRTC1)) ||
101                            ((stat & RADEON_CRTC2_VBLANK_STAT) &&
102                             (vblank_crtc & DRM_RADEON_VBLANK_CRTC2)))
103                         atomic_inc(&dev->vbl_received);
104
105                 DRM_WAKEUP(&dev->vbl_queue);
106                 drm_vbl_send_signals(dev);
107         }
108
109         return IRQ_HANDLED;
110 }
111
112 static int radeon_emit_irq(struct drm_device * dev)
113 {
114         drm_radeon_private_t *dev_priv = dev->dev_private;
115         unsigned int ret;
116         RING_LOCALS;
117
118         atomic_inc(&dev_priv->swi_emitted);
119         ret = atomic_read(&dev_priv->swi_emitted);
120
121         BEGIN_RING(4);
122         OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
123         OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
124         ADVANCE_RING();
125         COMMIT_RING();
126
127         return ret;
128 }
129
130 static int radeon_wait_irq(struct drm_device * dev, int swi_nr)
131 {
132         drm_radeon_private_t *dev_priv =
133             (drm_radeon_private_t *) dev->dev_private;
134         int ret = 0;
135
136         if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
137                 return 0;
138
139         dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
140
141         DRM_WAIT_ON(ret, dev_priv->swi_queue, 3 * DRM_HZ,
142                     RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
143
144         return ret;
145 }
146
147 static int radeon_driver_vblank_do_wait(struct drm_device * dev,
148                                         unsigned int *sequence,
149                                         int crtc)
150 {
151         drm_radeon_private_t *dev_priv =
152             (drm_radeon_private_t *) dev->dev_private;
153         unsigned int cur_vblank;
154         int ret = 0;
155         int ack = 0;
156         atomic_t *counter;
157         if (!dev_priv) {
158                 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
159                 return DRM_ERR(EINVAL);
160         }
161
162         if (crtc == DRM_RADEON_VBLANK_CRTC1) {
163                 counter = &dev->vbl_received;
164                 ack |= RADEON_CRTC_VBLANK_STAT;
165         } else if (crtc == DRM_RADEON_VBLANK_CRTC2) {
166                 counter = &dev->vbl_received2;
167                 ack |= RADEON_CRTC2_VBLANK_STAT;
168         } else
169                 return DRM_ERR(EINVAL);
170
171         radeon_acknowledge_irqs(dev_priv, ack);
172
173         dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
174
175         /* Assume that the user has missed the current sequence number
176          * by about a day rather than she wants to wait for years
177          * using vertical blanks...
178          */
179         DRM_WAIT_ON(ret, dev->vbl_queue, 3 * DRM_HZ,
180                     (((cur_vblank = atomic_read(counter))
181                       - *sequence) <= (1 << 23)));
182
183         *sequence = cur_vblank;
184
185         return ret;
186 }
187
188 int radeon_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence)
189 {
190         return radeon_driver_vblank_do_wait(dev, sequence, DRM_RADEON_VBLANK_CRTC1);
191 }
192
193 int radeon_driver_vblank_wait2(struct drm_device *dev, unsigned int *sequence)
194 {
195         return radeon_driver_vblank_do_wait(dev, sequence, DRM_RADEON_VBLANK_CRTC2);
196 }
197
198 /* Needs the lock as it touches the ring.
199  */
200 int radeon_irq_emit(DRM_IOCTL_ARGS)
201 {
202         DRM_DEVICE;
203         drm_radeon_private_t *dev_priv = dev->dev_private;
204         drm_radeon_irq_emit_t emit;
205         int result;
206
207         LOCK_TEST_WITH_RETURN(dev, filp);
208
209         if (!dev_priv) {
210                 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
211                 return DRM_ERR(EINVAL);
212         }
213
214         DRM_COPY_FROM_USER_IOCTL(emit, (drm_radeon_irq_emit_t __user *) data,
215                                  sizeof(emit));
216
217         result = radeon_emit_irq(dev);
218
219         if (DRM_COPY_TO_USER(emit.irq_seq, &result, sizeof(int))) {
220                 DRM_ERROR("copy_to_user\n");
221                 return DRM_ERR(EFAULT);
222         }
223
224         return 0;
225 }
226
227 /* Doesn't need the hardware lock.
228  */
229 int radeon_irq_wait(DRM_IOCTL_ARGS)
230 {
231         DRM_DEVICE;
232         drm_radeon_private_t *dev_priv = dev->dev_private;
233         drm_radeon_irq_wait_t irqwait;
234
235         if (!dev_priv) {
236                 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
237                 return DRM_ERR(EINVAL);
238         }
239
240         DRM_COPY_FROM_USER_IOCTL(irqwait, (drm_radeon_irq_wait_t __user *) data,
241                                  sizeof(irqwait));
242
243         return radeon_wait_irq(dev, irqwait.irq_seq);
244 }
245
246 static void radeon_enable_interrupt(struct drm_device *dev)
247 {
248         drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
249
250         dev_priv->irq_enable_reg = RADEON_SW_INT_ENABLE;
251         if (dev_priv->vblank_crtc & DRM_RADEON_VBLANK_CRTC1)
252                 dev_priv->irq_enable_reg |= RADEON_CRTC_VBLANK_MASK;
253
254         if (dev_priv->vblank_crtc & DRM_RADEON_VBLANK_CRTC2)
255                 dev_priv->irq_enable_reg |= RADEON_CRTC2_VBLANK_MASK;
256
257         RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
258         dev_priv->irq_enabled = 1;
259 }
260
261 /* drm_dma.h hooks
262 */
263 void radeon_driver_irq_preinstall(struct drm_device * dev)
264 {
265         drm_radeon_private_t *dev_priv =
266             (drm_radeon_private_t *) dev->dev_private;
267
268         /* Disable *all* interrupts */
269         RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
270
271         /* Clear bits if they're already high */
272         radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
273                                            RADEON_CRTC_VBLANK_STAT |
274                                            RADEON_CRTC2_VBLANK_STAT));
275 }
276
277 void radeon_driver_irq_postinstall(struct drm_device * dev)
278 {
279         drm_radeon_private_t *dev_priv =
280             (drm_radeon_private_t *) dev->dev_private;
281
282         atomic_set(&dev_priv->swi_emitted, 0);
283         DRM_INIT_WAITQUEUE(&dev_priv->swi_queue);
284
285         radeon_enable_interrupt(dev);
286 }
287
288 void radeon_driver_irq_uninstall(struct drm_device * dev)
289 {
290         drm_radeon_private_t *dev_priv =
291             (drm_radeon_private_t *) dev->dev_private;
292         if (!dev_priv)
293                 return;
294
295         dev_priv->irq_enabled = 0;
296
297         /* Disable *all* interrupts */
298         RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
299 }
300
301
302 int radeon_vblank_crtc_get(struct drm_device *dev)
303 {
304         drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
305         u32 flag;
306         u32 value;
307
308         flag = RADEON_READ(RADEON_GEN_INT_CNTL);
309         value = 0;
310
311         if (flag & RADEON_CRTC_VBLANK_MASK)
312                 value |= DRM_RADEON_VBLANK_CRTC1;
313
314         if (flag & RADEON_CRTC2_VBLANK_MASK)
315                 value |= DRM_RADEON_VBLANK_CRTC2;
316         return value;
317 }
318
319 int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value)
320 {
321         drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
322         if (value & ~(DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
323                 DRM_ERROR("called with invalid crtc 0x%x\n", (unsigned int)value);
324                 return DRM_ERR(EINVAL);
325         }
326         dev_priv->vblank_crtc = (unsigned int)value;
327         radeon_enable_interrupt(dev);
328         return 0;
329 }