OSDN Git Service

ARM: dts: imx6qdl: Add Engicam i.Core 1.5 MX6
authorJacopo Mondi <jacopo@jmondi.org>
Tue, 14 Aug 2018 13:21:45 +0000 (15:21 +0200)
committerShawn Guo <shawnguo@kernel.org>
Mon, 3 Sep 2018 04:25:22 +0000 (12:25 +0800)
commit37c045d25e90038682b845de0a1db43c8301694d
tree845db05d5b3e5b02f1c4ff25c3527a27f076d89c
parentcc07fd3c45c1e589f1f2bea4ac69e5d4ecb77e9d
ARM: dts: imx6qdl: Add Engicam i.Core 1.5 MX6

The 1.5 version of Engicam's i.Core MX6 CPU module features a different clock
provider for the ethernet's PHY interface. Adjust the FEC ptp clock to
reference CLK_ENET_REF clock source, and set SION bit of
MX6QDL_PAD_GPIO_16__ENET_REF_CLK to adjust the input path of that pin.

The newly introduced imx6ql-icore-1.5.dtsi allows to collect in a single
place differences between version '1.0' and '1.5' of the module.

Reviewed-by: Fabio Estevam <fabio.estevam@nxp.com>
Signed-off-by: Jacopo Mondi <jacopo@jmondi.org>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
arch/arm/boot/dts/imx6qdl-icore-1.5.dtsi [new file with mode: 0644]