OSDN Git Service

ARM: dts: at91: sama7g5ek: use proper slew-rate settings for GMACs
authorClaudiu Beznea <claudiu.beznea@microchip.com>
Wed, 15 Sep 2021 07:48:35 +0000 (10:48 +0300)
committerNicolas Ferre <nicolas.ferre@microchip.com>
Mon, 4 Oct 2021 10:16:58 +0000 (12:16 +0200)
commit968f6e9d51e2da6eade2afb65629ab87a8a0faf3
treea261e9e8fba30d6878c5e744c9b9171f5b7dfdc3
parentd8d667ee0236dec6d717f27eec690d1324e7f322
ARM: dts: at91: sama7g5ek: use proper slew-rate settings for GMACs

Datasheet chapter "EMAC Timings" specifies that while in 3.3V domain
GMAC's MDIO pins should be configured with slew-rate enabled, while the
data + signaling pins should be configured with slew-rate disabled when
GMAC works in RGMII or RMII modes. The pin controller for SAMA7G5 sets
the slew-rate as enabled for all pins. Adapt the device tree to comply
with these.

Fixes: 7540629e2fc7 ("ARM: dts: at91: add sama7g5 SoC DT and sama7g5-ek")
Signed-off-by: Claudiu Beznea <claudiu.beznea@microchip.com>
Signed-off-by: Nicolas Ferre <nicolas.ferre@microchip.com>
Link: https://lore.kernel.org/r/20210915074836.6574-2-claudiu.beznea@microchip.com
arch/arm/boot/dts/at91-sama7g5ek.dts