OSDN Git Service

dt-bindings: timer: meson6_timer: document the clock inputs
authorMartin Blumenstingl <martin.blumenstingl@googlemail.com>
Sun, 28 Oct 2018 12:35:14 +0000 (13:35 +0100)
committerKevin Hilman <khilman@baylibre.com>
Thu, 15 Nov 2018 01:20:11 +0000 (17:20 -0800)
commitbe215b92703bd730fe3968ae8ee1de2e22ba5b1d
tree58ec2bc2ede8c92dbf78c6d408cf292681f71a9b
parente55b892e1848e220f5248583b99bdcde63fe8f05
dt-bindings: timer: meson6_timer: document the clock inputs

The Meson Timer IP has two clock inputs:
- pclk which is used as "system clock" timebase of Timer E
- xtal which is used for the 1us, 10us, 100us and 1ms timebases of Timer
  A, B, C, D and E

The IP block has four internal dividers (XTAL is running at 24MHz):
- "xtal div 24" for 1us resolution
- "xtal div 240" for 10us resolution
- "xtal div 2400" for 100us resolution
- "xtal div 24000" for 1ms resolution

Suggested-by: Jianxin Pan <jianxin.pan@amlogic.com>
Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
Signed-off-by: Kevin Hilman <khilman@baylibre.com>
Documentation/devicetree/bindings/timer/amlogic,meson6-timer.txt