OSDN Git Service

[X86] Prefer lowerVectorShuffleAsBitMask over using a avx512 masked operation when...
authorCraig Topper <craig.topper@intel.com>
Fri, 30 Nov 2018 18:43:15 +0000 (18:43 +0000)
committerCraig Topper <craig.topper@intel.com>
Fri, 30 Nov 2018 18:43:15 +0000 (18:43 +0000)
commitcc1eb13451306ba8d435c8755546d6c5a84e3d12
treed8863e259e21d9868e8938abc6c3e4a411599468
parent8e27bd1b3b4fd4900bba65edbfbaa3cb73b344d4
[X86] Prefer lowerVectorShuffleAsBitMask over using a avx512 masked operation when avx512bw/avx512vl is enabled.

This does require a constant pool load instead of loading an immediate into a gpr, moving to a k register and masking. But its less instructions and more consistent with previous ISAs. It probably opens up more combine opportunities as one of the test cases demonstrates.

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@348018 91177308-0d34-0410-b5e6-96231b3b80d8
lib/Target/X86/X86ISelLowering.cpp
test/CodeGen/X86/vector-shuffle-256-v32.ll