OSDN Git Service

clk: qcom: ipq4019: Add all the frequencies for apss cpu
authorAbhishek Sahu <absahu@codeaurora.org>
Fri, 25 Nov 2016 15:41:32 +0000 (21:11 +0530)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Thu, 30 Nov 2017 08:39:13 +0000 (08:39 +0000)
[ Upstream commit 86c654d41a52e3d17e9bc2c2ba37f3c963e66a4a ]

The APSS CPU clock does not contain all the frequencies in its
frequency table so this patch adds the same.

Signed-off-by: Abhishek Sahu <absahu@codeaurora.org>
Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Signed-off-by: Sasha Levin <alexander.levin@verizon.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
drivers/clk/qcom/gcc-ipq4019.c

index b593065..8ab6ce4 100644 (file)
@@ -525,10 +525,20 @@ static struct clk_rcg2  sdcc1_apps_clk_src = {
 };
 
 static const struct freq_tbl ftbl_gcc_apps_clk[] = {
-       F(48000000, P_XO,          1, 0, 0),
+       F(48000000,  P_XO,         1, 0, 0),
        F(200000000, P_FEPLL200,   1, 0, 0),
+       F(384000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(413000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(448000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(488000000, P_DDRPLLAPSS, 1, 0, 0),
        F(500000000, P_FEPLL500,   1, 0, 0),
-       F(626000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(512000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(537000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(565000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(597000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(632000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(672000000, P_DDRPLLAPSS, 1, 0, 0),
+       F(716000000, P_DDRPLLAPSS, 1, 0, 0),
        { }
 };