OSDN Git Service

mmc: sdhci-of-arasan: Add support to request the "gate" clock
authorSwati Agarwal <swati.agarwal@amd.com>
Thu, 23 Feb 2023 14:14:02 +0000 (19:44 +0530)
committerUlf Hansson <ulf.hansson@linaro.org>
Thu, 23 Mar 2023 10:30:19 +0000 (11:30 +0100)
Add support to read the optional "gate" clock property and request the
clock which will be used to ungate the DLL clock.

For Xilinx platforms which has DLL module, dll clock must be
ungated/enabled when SD controller operates at higher frequencies like 50
MHz, 100 MHz and 200 MHz. This will be done by explicitly requesting gate
clock from the driver.

Signed-off-by: Swati Agarwal <swati.agarwal@amd.com>
Acked-by: Michal Simek <michal.simek@amd.com>
Acked-by: Adrian Hunter <adrian.hunter@intel.com>
Link: https://lore.kernel.org/r/20230223141402.23979-1-swati.agarwal@amd.com
Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
drivers/mmc/host/sdhci-of-arasan.c

index 89c431a..802acb2 100644 (file)
@@ -1630,6 +1630,7 @@ static int sdhci_arasan_probe(struct platform_device *pdev)
        int ret;
        struct device_node *node;
        struct clk *clk_xin;
+       struct clk *clk_dll;
        struct sdhci_host *host;
        struct sdhci_pltfm_host *pltfm_host;
        struct device *dev = &pdev->dev;
@@ -1703,6 +1704,12 @@ static int sdhci_arasan_probe(struct platform_device *pdev)
                goto clk_dis_ahb;
        }
 
+       clk_dll = devm_clk_get_optional_enabled(dev, "gate");
+       if (IS_ERR(clk_dll)) {
+               ret = dev_err_probe(dev, PTR_ERR(clk_dll), "failed to get dll clk\n");
+               goto clk_disable_all;
+       }
+
        if (of_property_read_bool(np, "xlnx,fails-without-test-cd"))
                sdhci_arasan->quirks |= SDHCI_ARASAN_QUIRK_FORCE_CDTEST;