OSDN Git Service

net: phy: marvell10g: Don't explicitly set Pause and Asym_Pause
authorMaxime Chevallier <maxime.chevallier@bootlin.com>
Fri, 15 Feb 2019 08:33:47 +0000 (09:33 +0100)
committerDavid S. Miller <davem@davemloft.net>
Sun, 17 Feb 2019 23:33:53 +0000 (15:33 -0800)
The PHY core expects PHY drivers not to set Pause and Asym_Pause bits,
unless the driver only wants to specify one of them due to HW
limitation. In the case of the Marvell10g driver, we don't need to set
them.

Signed-off-by: Maxime Chevallier <maxime.chevallier@bootlin.com>
Suggested-by: Andrew Lunn <andrew@lunn.ch>
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/phy/marvell10g.c

index b83eb19..f9e0a2f 100644 (file)
@@ -242,9 +242,6 @@ static int mv3310_config_init(struct phy_device *phydev)
            phydev->interface != PHY_INTERFACE_MODE_10GKR)
                return -ENODEV;
 
-       __set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
-       __set_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
-
        if (phydev->c45_ids.devices_in_package & MDIO_DEVS_AN) {
                val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
                if (val < 0)