OSDN Git Service

clk: sunxi: Fixup clk_sunxi_mmc_phase_control to take a clk rather then a hw_clk
authorHans de Goede <hdegoede@redhat.com>
Mon, 12 May 2014 12:04:47 +0000 (14:04 +0200)
committerMike Turquette <mturquette@linaro.org>
Wed, 14 May 2014 23:58:21 +0000 (16:58 -0700)
__clk_get_hw is supposed to be used by clk providers, not clk consumers.

Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Reviewed-by: Ulf Hansson <ulf.hansson@linaro.org>
Signed-off-by: Mike Turquette <mturquette@linaro.org>
drivers/clk/sunxi/clk-sunxi.c
include/linux/clk/sunxi.h

index 59f9040..4cc2b2a 100644 (file)
@@ -510,11 +510,12 @@ CLK_OF_DECLARE(sun7i_a20_gmac, "allwinner,sun7i-a20-gmac-clk",
  * clk_sunxi_mmc_phase_control() - configures MMC clock phase control
  */
 
-void clk_sunxi_mmc_phase_control(struct clk_hw *hw, u8 sample, u8 output)
+void clk_sunxi_mmc_phase_control(struct clk *clk, u8 sample, u8 output)
 {
        #define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
        #define to_clk_factors(_hw) container_of(_hw, struct clk_factors, hw)
 
+       struct clk_hw *hw = __clk_get_hw(clk);
        struct clk_composite *composite = to_clk_composite(hw);
        struct clk_hw *rate_hw = composite->rate_hw;
        struct clk_factors *factors = to_clk_factors(rate_hw);
index 1ef5c89..aed28c4 100644 (file)
@@ -17,6 +17,6 @@
 
 #include <linux/clk.h>
 
-void clk_sunxi_mmc_phase_control(struct clk_hw *hw, u8 sample, u8 output);
+void clk_sunxi_mmc_phase_control(struct clk *clk, u8 sample, u8 output);
 
 #endif