OSDN Git Service

[Hexagon] Check for empty live interval
authorKrzysztof Parzyszek <kparzysz@codeaurora.org>
Fri, 19 Aug 2016 14:29:43 +0000 (14:29 +0000)
committerKrzysztof Parzyszek <kparzysz@codeaurora.org>
Fri, 19 Aug 2016 14:29:43 +0000 (14:29 +0000)
Patch by Brendon Cahoon.

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@279249 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/Hexagon/HexagonExpandCondsets.cpp
test/CodeGen/Hexagon/expand-condsets-undef2.ll [new file with mode: 0644]

index 1ffb647..372eb78 100644 (file)
@@ -1140,6 +1140,8 @@ bool HexagonExpandCondsets::coalesceRegisters(RegisterRef R1, RegisterRef R2) {
 
   LiveInterval &L1 = LIS->getInterval(R1.Reg);
   LiveInterval &L2 = LIS->getInterval(R2.Reg);
+  if (L2.empty())
+    return false;
   bool Overlap = L1.overlaps(L2);
 
   DEBUG(dbgs() << "compatible registers: ("
diff --git a/test/CodeGen/Hexagon/expand-condsets-undef2.ll b/test/CodeGen/Hexagon/expand-condsets-undef2.ll
new file mode 100644 (file)
index 0000000..d62d50d
--- /dev/null
@@ -0,0 +1,47 @@
+; RUN: llc -march=hexagon < %s
+; REQUIRES: asserts
+
+; Test that the HexagonExpandCondsets pass does not assert due to
+; attempting to shrink a live interval incorrectly.
+
+
+define void @test() #0 {
+entry:
+  br i1 undef, label %cleanup, label %if.end
+
+if.end:
+  %0 = load i32, i32* undef, align 4
+  %sext = shl i32 %0, 16
+  %conv19 = ashr exact i32 %sext, 16
+  br i1 undef, label %cleanup, label %for.body.lr.ph
+
+for.body.lr.ph:
+  br label %for.body
+
+for.body:
+  %bestScoreL16Q4.0278 = phi i16 [ 32767, %for.body.lr.ph ], [ %.sink, %early_termination ]
+  br i1 false, label %for.body44.lr.ph, label %for.cond90.preheader
+
+for.body44.lr.ph:
+  %conv77 = sext i16 %bestScoreL16Q4.0278 to i32
+  unreachable
+
+for.cond90.preheader:
+  br i1 undef, label %early_termination, label %for.body97
+
+for.body97:
+  br i1 undef, label %for.body97, label %early_termination
+
+early_termination:
+  %.sink = select i1 undef, i16 undef, i16 %bestScoreL16Q4.0278
+  %cmp27 = icmp slt i32 undef, %conv19
+  br i1 %cmp27, label %for.body, label %for.end124
+
+for.end124:
+  unreachable
+
+cleanup:
+  ret void
+}
+
+attributes #0 = { nounwind "target-cpu"="hexagonv60" }