OSDN Git Service

ARM: dts: imx6qdl: Fix "ERROR: code indent should use tabs where possible"
authorJagan Teki <jteki@openedev.com>
Fri, 14 Oct 2016 09:39:29 +0000 (15:09 +0530)
committerShawn Guo <shawnguo@kernel.org>
Mon, 24 Oct 2016 08:47:42 +0000 (16:47 +0800)
Fixed code indent tabs in respetcive imx6qdl dtsi files.

Signed-off-by: Jagan Teki <jteki@openedev.com>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
arch/arm/boot/dts/imx6qdl-gw52xx.dtsi
arch/arm/boot/dts/imx6qdl-gw53xx.dtsi
arch/arm/boot/dts/imx6qdl-gw54xx.dtsi
arch/arm/boot/dts/imx6qdl-gw552x.dtsi
arch/arm/boot/dts/imx6qdl-phytec-pfla02.dtsi
arch/arm/boot/dts/imx6qdl-sabreauto.dtsi
arch/arm/boot/dts/imx6qdl-sabresd.dtsi
arch/arm/boot/dts/imx6qdl.dtsi

index a7100f9..54aca3a 100644 (file)
 
 &clks {
        assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
-                         <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
+                         <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
        assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
-                         <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
+                                <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
 };
 
 &ecspi3 {
index 8953eba..88e5cb3 100644 (file)
 
 &clks {
        assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
-                         <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
+                         <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
        assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
-                         <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
+                                <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
 };
 
 &fec {
index 6ac41c7..1753ab7 100644 (file)
 
 &clks {
        assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
-                         <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
+                         <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
        assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
-                         <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
+                                <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
 };
 
 &fec {
index 805e236..ee83161 100644 (file)
                                MX6QDL_PAD_KEY_COL1__UART5_TX_DATA      0x1b0b1
                                MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA      0x1b0b1
                        >;
-                };
+               };
 
                pinctrl_wdog: wdoggrp {
                        fsl,pins = <
index e0280ca..e9801a2 100644 (file)
 };
 
 &usdhc3 {
-        pinctrl-names = "default";
-        pinctrl-0 = <&pinctrl_usdhc3
+       pinctrl-names = "default";
+       pinctrl-0 = <&pinctrl_usdhc3
                     &pinctrl_usdhc3_cdwp>;
        cd-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
        wp-gpios = <&gpio1 29 GPIO_ACTIVE_HIGH>;
-        status = "disabled";
+       status = "disabled";
 };
index e000e6f..8006467 100644 (file)
                VD-supply = <&reg_audio>;
                VLS-supply = <&reg_audio>;
                VLC-supply = <&reg_audio>;
-        };
+       };
 
 };
 
index 8e9e0d9..55ef535 100644 (file)
                pinctrl-0 = <&pinctrl_gpio_leds>;
 
                red {
-                       gpios = <&gpio1 2 0>;
-                       default-state = "on";
+                       gpios = <&gpio1 2 0>;
+                       default-state = "on";
                };
        };
 
index b13b0b2..1bbd36f 100644 (file)
                        #interrupt-cells = <1>;
                        interrupt-map-mask = <0 0 0 0x7>;
                        interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
-                                       <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
-                                       <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
-                                       <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
+                                       <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
+                                       <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
+                                       <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
                                 <&clks IMX6QDL_CLK_LVDS1_GATE>,
                                 <&clks IMX6QDL_CLK_PCIE_REF_125M>;