OSDN Git Service

clk: rockchip: fix up the pll clks error for rv1108 SoC
authorElaine Zhang <zhangqing@rock-chips.com>
Wed, 2 Aug 2017 08:33:04 +0000 (16:33 +0800)
committerHeiko Stuebner <heiko@sntech.de>
Mon, 7 Aug 2017 22:48:53 +0000 (00:48 +0200)
fix up the lock_shift describe error.
remove the ROCKCHIP_PLL_SYNC_RATE flag for gpll.

Signed-off-by: Elaine Zhang <zhangqing@rock-chips.com>
Signed-off-by: Andy Yan <andy.yan@rock-chips.com>
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
drivers/clk/rockchip/clk-rv1108.c

index 3c670db..9c6bad0 100644 (file)
@@ -148,11 +148,11 @@ PNAME(mux_i2s2_p)         = { "i2s2_src", "i2s2_frac", "xin12m" };
 
 static struct rockchip_pll_clock rv1108_pll_clks[] __initdata = {
        [apll] = PLL(pll_rk3399, PLL_APLL, "apll", mux_pll_p, 0, RV1108_PLL_CON(0),
-                    RV1108_PLL_CON(3), 8, 31, 0, rv1108_pll_rates),
+                    RV1108_PLL_CON(3), 8, 0, 0, rv1108_pll_rates),
        [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RV1108_PLL_CON(8),
-                    RV1108_PLL_CON(11), 8, 31, 0, NULL),
+                    RV1108_PLL_CON(11), 8, 1, 0, NULL),
        [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RV1108_PLL_CON(16),
-                    RV1108_PLL_CON(19), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rv1108_pll_rates),
+                    RV1108_PLL_CON(19), 8, 2, 0, rv1108_pll_rates),
 };
 
 #define MFLAGS CLK_MUX_HIWORD_MASK