From 0c56b68beeed9a09d89567933a7d00f88993774b Mon Sep 17 00:00:00 2001 From: Matt Arsenault Date: Sat, 28 May 2016 00:50:51 +0000 Subject: [PATCH] AMDGPU: Fix trailing whitespace git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@271081 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/Target/AMDGPU/SIInstrInfo.td | 10 +++++----- 1 file changed, 5 insertions(+), 5 deletions(-) diff --git a/lib/Target/AMDGPU/SIInstrInfo.td b/lib/Target/AMDGPU/SIInstrInfo.td index 86973205fc2..d69c696e21d 100644 --- a/lib/Target/AMDGPU/SIInstrInfo.td +++ b/lib/Target/AMDGPU/SIInstrInfo.td @@ -498,7 +498,7 @@ class NamedOperandBit : Operand { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } - + class NamedOperandU8 : Operand { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; @@ -1386,14 +1386,14 @@ class VOPProfile _ArgVT> { field RegisterClass Src1DPP = getVregSrcForVT.ret; field RegisterClass Src0SDWA = getVregSrcForVT.ret; field RegisterClass Src1SDWA = getVregSrcForVT.ret; - + field bit HasDst = !if(!eq(DstVT.Value, untyped.Value), 0, 1); field bit HasDst32 = HasDst; field int NumSrcArgs = getNumSrcArgs.ret; field bit HasModifiers = hasModifiers.ret; field bit HasExt = getHasExt.ret; - + field dag Outs = !if(HasDst,(outs DstRC:$vdst),(outs)); // VOP3b instructions are a special case with a second explicit @@ -1672,10 +1672,10 @@ class SDWADisableFields { bits<8> src0 = !if(!eq(p.NumSrcArgs, 0), 0, ?); bits<3> src0_sel = !if(!eq(p.NumSrcArgs, 0), 6, ?); bits<3> src0_modifiers = !if(p.HasModifiers, ?, 0); - bits<3> src1_sel = !if(!eq(p.NumSrcArgs, 0), 6, + bits<3> src1_sel = !if(!eq(p.NumSrcArgs, 0), 6, !if(!eq(p.NumSrcArgs, 1), 6, ?)); - bits<3> src1_modifiers = !if(!eq(p.NumSrcArgs, 0), 0, + bits<3> src1_modifiers = !if(!eq(p.NumSrcArgs, 0), 0, !if(!eq(p.NumSrcArgs, 1), 0, !if(p.HasModifiers, ?, 0))); bits<3> dst_sel = !if(p.HasDst, ?, 6); -- 2.11.0